Dissertação de Mestrado

Universal Verification Methodology for Power Management Unit

Marcio Éder Sequeira Soares2022

Informações chave

Autores:

Marcio Éder Sequeira Soares (Marcio Éder Sequeira Soares)

Orientadores:

Marcelino Bicho dos Santos (Marcelino Bicho dos Santos); Jorge Manuel Dos Santos Ribeiro Fernandes (Jorge Manuel Dos Santos Ribeiro Fernandes)

Publicado em

30/11/2022

Resumo

Nowadays, mixed signal applications are widespread in the semiconductor industry. Mixed signal validation adds complexity to the verification process, which difficults functional verification Universal Verification Methodology (UVM) is the current standard methodology for verifying digital and mixed-signal designs. Real Number Modelling allows the description of mixed-signal designs using a High-level verification language. This approach imposes limitations upon the verification process but builds the foundation for coverage-driven verification and functional verification. Universal Verification Methodology applied to models based on Real Number Modelling allows for robust verification environments while significantly reducing simulation time and time-to-market. In this work, a UVM testbench environment is proposed for voltage regulators and a power management unit verification, under the scope of pAvIs project. This new verification solution is integrated in the design and test flow of SiliconGate.

Detalhes da publicação

Autores da comunidade :

Orientadores desta instituição:

Domínio Científico (FOS)

electrical-engineering-electronic-engineering-information-engineering - Engenharia Eletrotécnica, Eletrónica e Informática

Idioma da publicação (código ISO)

eng - Inglês

Acesso à publicação:

Embargo levantado

Data do fim do embargo:

03/10/2023

Nome da instituição

Instituto Superior Técnico